## GOVT. POLYTECHNIC KORAPUT DEPARTMENT OF ELECTRICAL ENGG. ### TH.3 DIGITAL ELECTRONICS & MICROPROCESSOR | Faculty: S Bichibal | se: Diploma in Electr | car Engineering | | |---------------------|-----------------------|----------------------------|-----------------| | Course code: | Th.3 | Semester: | 5 <sup>th</sup> | | Total Period: | 75 Periods | Examination: | 3 Hrs | | Theory periods: | 5P / Week | Internal Assessment: | 20 | | Tutorial: | - | End Semester Examination: | | | Maximum marks: | 100 | Life Comoster Examination. | 00 | TOPIC WISE DISTRIBUTION OF PERIODS | SI. No. | Topics | Periods | |---------|-------------------------------|---------| | 1. | Basics Of Digital Electronics | 15 | | 2. | Combinational Logic Circuits | 15 | | 3. | Sequential Logic Circuits | 15 | | 4. | 8085 Microprocessor | 20 | | 5. | Interfacing And Support Chips | 10 | | | Total | 75 | #### **LESSON PLAN** | Week | Day | Theory topic | |-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 st | 1 <sup>st</sup> | Basics of Digital Electronics: | | | | Binary, Octal Hexadecimal number systems and some six | | | 2 <sup>nd</sup> | Binary, Octal, Hexadecimal number systems and compare with Decimal system. | | | 3 <sup>rd</sup> | Binary, Octal, Hexadecimal number systems and compare with Decimal system. | | | | Binary Addition, Subtraction, Multiplication and Division. | | | 4 <sup>th</sup> | 1's complement and 2's complement numbers for a binary number | | | 5 <sup>th</sup> | Subtraction of binary numbers in 2's complement method. | | 2 <sup>nd</sup> | 1 <sup>st</sup> | Use of weighted and Un-weighted codes & write Discourse in the codes of o | | 3 <sup>rd</sup> | | Use of weighted and Un-weighted codes & write Binary equivalent numberfor a number in 8421, Excess-3 and Gray Code and vice versa. | | | 2 <sup>nd</sup> | Use of weighted and Un weighted and rice versa. | | | | Use of weighted and Un-weighted codes & write Binary equivalent numberfor a number in 8421. Excess-3 and Gray Code and vice versa. | | | 3 <sup>rd</sup> | | | | | Importance of parity Bit. | | | -th | Logic Gates: AND, OR, NOT, NAND, NOR and EX-OR gates with truth table. | | | | ACCURE AND, OIL, NOT Operations using NAND NOD gotos | | | 1 <sup>st</sup> | Different postulates and De-Morgan's theorems in Roolean alask | | | 2 <sup>nd</sup> | Use Of Boolean Algebra For Simplification Of Logic Expression | | | 3 <sup>rd</sup> | Karnaugh Man For 234 Variable Simplification Of Logic Expression | | | | Karnaugh Map For 2,3,4 Variable, Simplification Of SOP And POS Logic Expression Using K-Map. | | | | | | | | Karnaugh Map For 2,3,4 Variable, Simplification Of SOP And POS Logic Expres | ## GOVT. POLYTECHNIC KORAPUT DEPARTMENT OF ELECTRICAL ENGG. | | | Using K-Map. | |-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 5 <sup>th</sup> | Karnaugh Map For 2,3,4 Variable, Simplification Of SOP And POS Logic Expression Using K-Map. | | h | 1 <sup>st</sup> | Combinational logic circuits: | | | | Give the concept of combinational logic circuits. | | | 2 <sup>nd</sup> | Half adder circuit and verify its functionality using truth table. | | | 3 <sup>rd</sup> | Realize a Half-adder using NAND gates only and NOR gates only. | | | 4 <sup>th</sup> | Full adder circuit and explain its operation with truth table. | | | 5 <sup>th</sup> | Realize full-adder using two Half-adders and an OR – gate and write truth table. | | th | 1 <sup>st</sup> | Full Subtractor circuit and explain its operation with truth table. | | | 2 <sup>nd</sup> | Operation of 4 X 1 Multiplexers and 1 X 4 Demultiplexer. | | | 3 <sup>rd</sup> | Operation of 4 X 1 Multiplexers and 1 X 4 Demultiplexer. | | | 4 <sup>th</sup> | Working of Binary-Decimal Encoder & 3 X 8 Decoder. | | | 5 <sup>th</sup> | Working of Binary-Decimal Encoder & 3 X 8 Decoder. | | Sth | 1 <sup>st</sup> | Working of Two bit magnitude comparator. | | | 2 <sup>nd</sup> | Working of Two bit magnitude comparator. | | | 3 <sup>rd</sup> | Previous year questions. | | | 4 <sup>th</sup> | Previous year questions. | | | 5 <sup>th</sup> | Previous year questions. | | | 1 <sup>st</sup> | Sequential logic circuits: | | | | Give the idea of Sequential logic circuits. | | | 2 <sup>nd</sup> | State the necessity of clock and give the concent of level elections and all the second of secon | | | 3 <sup>rd</sup> | State the necessity of clock and give the concept of level clocking and edge triggering, Clocked SR flip flop with preset and clear inputs. | | | 4 <sup>th</sup> | Construct level clocked IK flip flop using C D flip flop and the state of | | | 5 <sup>th</sup> | Construct level clocked JK flip flop using S-R flip-flop and explain with truth table | | | 1st | Concept of race around condition and study of master slave JK flip flop. | | 1 | 2 <sup>nd</sup> | Give the truth tables of edge triggered D and T flip flops and draw their symbols. Applications of flip flops. | | 1 | 3 <sup>rd</sup> | Define modulus of a counter | | 1 | 4 <sup>th</sup> | | | + | 5 <sup>th</sup> | 4-bit asynchronous counter and its timing diagram. | | | 1st | Asynchronous decade counter. | | | | 4-bit synchronous counter. | | | 2 <sup>nd</sup> | Distinguish between synchronous and asynchronous counters. | | - | 3 <sup>rd</sup> | State the need for a Register and list the four types of registers. | | - | 4 <sup>th</sup> | Working of SISO, SIPO, PISO, PIPO Register with truth table using flip flop. | | | 5 <sup>th</sup> | Working of SISO, SIPO, PISO, PIPO Register with truth table using flip flop. | | | 1 <sup>st</sup> | | | 1 | | 8085 Microprocessor: | | - | | Introduction to Microprocessors, Microcomputers. | | | 2 <sup>nd</sup> | Architecture of Intel 8085A Microprocessor and description of each block. | | | 3 <sup>rd</sup> | Architecture of Intel 8085A Microprocessor and description of each block. | | | 4 <sup>th</sup> | Pin diagram and description. | | 1 | 5 <sup>th</sup> | Stack, Stack pointer & stack top. | | 1 | 1 <sup>st</sup> | Interrupts. | | - | 2nd | | | - | 4 | Opcode & Operand. | | - | 3 <sup>rd</sup> | Differentiate between one byte, two byte & three byte instruction with example. | | - | 4 <sup>th</sup> | Instruction set of 8085 example. | | 1 | 5 <sup>th</sup> | Instruction set of 8085 example. | # GOVT. POLYTECHNIC KORAPUT DEPARTMENT OF ELECTRICAL ENGG. | 12 <sup>th</sup> | 1 <sup>st</sup> | Addressing modes. | |------------------|-----------------|--------------------------------------------------------------------------------------------------------| | | 2 <sup>nd</sup> | Fetch Cycle, Machine Cycle, Instruction Cycle, T-State. | | | 3 <sup>rd</sup> | and all to memory road management to the training | | | 4 <sup>th</sup> | Timing Diagram for 8085 instruction. | | | 5 <sup>th</sup> | Counter and time delay. | | 13 <sup>th</sup> | 1 <sup>st</sup> | Simple assembly language programming of 8085. | | | 2 <sup>nd</sup> | Simple assembly language programming of 8085. | | | 3 <sup>rd</sup> | Simple assembly language programming of 8085. | | | 4 <sup>th</sup> | Simple assembly language programming of 8085. | | | 5 <sup>th</sup> | Previous year question discussion. | | 14 <sup>th</sup> | 1 <sup>st</sup> | Interfacing and Support chips: | | | 2 <sup>nd</sup> | Basic Interfacing Concepts. | | | 3 <sup>rd</sup> | Memory mapping & I/O mapping. | | | 4 <sup>th</sup> | Functional block diagram and description of each block of Programmable periphera interface Intel 8255 | | | 5 <sup>th</sup> | Functional block diagram and description of each block of Programmable periphera interface Intel 8255. | | 15 <sup>th</sup> | 1 <sup>st</sup> | Application using 8255: Seven segment LED display. | | | 2 <sup>nd</sup> | Square wave generator. | | | 3 <sup>rd</sup> | Traffic lightController. | | | 4 <sup>th</sup> | Revision. | | | 5 <sup>th</sup> | Previous year question discussion. | Signature of concerned faculty H.O.D Electrical